| Module Code                 | EE5M02                         |
|-----------------------------|--------------------------------|
| Module Name                 | Microelectronic Circuits       |
| ECTS Weighting <sup>2</sup> | 5 ECTS                         |
| Semester taught             | Semester 2                     |
| Module Coordinator/s        | Adjunct Prof. Phillip Christie |
|                             |                                |

Module Learning Outcomes with reference to the Graduate Attributes and how they are developed in discipline

This module will provide students with an in-depth understanding of the Very Large Scale Integration (VLSI) of circuits and systems. The ultimate goal of the module is to provide students with enough knowledge to be able to translate the functional description of a large digital circuit, at the level of a Hardware Description Language (HDL), into a physical layout description (typically using the GDSII format), suitable for fabrication (tape-out) at a foundry. The structure of the module is split into two parts. The VLSI circuits component is allocated to two lectures per week and covers the physics of devices with a focus on non-ideal transistor behaviour, models for circuit and wire delays, mathematical models of the complexity of VLSI circuits and yield estimation. The VLSI systems component is allocated one lecture per week and covers the algorithms and data formats used within the chains of complex software tools used to implement Electronic Design Automation (EDA) flows. The two laboratories are based on the VLSI systems lectures.

- LO 1: Model and simulate the performance of large VLSI systems at the device, circuit and system levels
- LO 2: Predict whether a VLSI circuit can be successfully routed with a given number of wiring layers and with sufficient yield.
- LO 3: Understand how Electronic Design Automation (EDA) tools work together to create a physical layout of a VLSI circuit

## **Graduate Attributes: levels of attainment**

To act responsibly - Enhanced
To think independently - Enhanced
To develop continuously - Enhanced
To communicate effectively - Enhanced

## **Module Content** Please provide a brief overview of the module of no more than 350 words written so that someone outside of your discipline will understand it. **The MOSFET:** incorporation of the device equations governing transistor operation into device models using VerilogA which is used in circuit simulators (such as SPICE). Incorporation into the VerilogA models of the non-ideal effects encountered in highly-scaled MOS devices. • Circuit simulation: use of device models to characterise large numbers (100s) of digital logic blocks using a library charecterisation tool. • **Synthesis**: How to translate the HDL functional description of a circuit into a standard cell netlist using a synthesis tool. Place and route: How to optimise the placement of standard cell netlist and the routing of the wires between them using a place and route tool. **Static Timing Analysis:** How to estimate the performance of digital circuits using a Static Timing Analysis (STA) tool. **Teaching and Learning Methods** This module is taught using a combination of lectures (two lectures per week on VLSI circuits and one lecture per week on VLSI systems), and two supporting three-hour laboratories. Assessment Details<sup>3</sup> Assessment Assessment LO Addressed |% of total Week due Please include the following: Component Description Assessment Component End of Written 70 Written Exam Assessment description Exam Semester Learning Outcome(s) addressed During % of total 30 Laboratory Laboratory Semester Assessment due date

Supplemental Written Exam

Independent Study (preparation for course and review of

**Contact hours:** 

36 hours

materials):

35

**Reassessment Requirements** 

Workload<sup>3</sup>

**Contact Hours and Indicative Student** 

|                                                                                                        | Independent Study (preparation for assessment, incl.                                                                      |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
|                                                                                                        | completion of assessment):                                                                                                |
|                                                                                                        | 40                                                                                                                        |
| Recommended Reading List                                                                               | Physical Design Essentials, Khosrow Golshan, Springer, 2007.                                                              |
|                                                                                                        | CMOS VLSI Design: a circuits and systems perspective, 4th ed., Neil Weste and David Harris, Pearson Addison Wesley, 2011. |
|                                                                                                        | Device Electronics for Integrated Circuits, Richard Muller and Theodore Kamins, John Wiley, 2003.                         |
| Module Pre-requisite                                                                                   | EEU33C02 Digital Circuits or equivalent, EEU33C07 Digital Systems Design or equivalent                                    |
| Module Co-requisite                                                                                    |                                                                                                                           |
| Module Website                                                                                         | See Blackboard                                                                                                            |
| Are other Schools/Departments involved in the delivery of this module? If yes, please provide details. | No                                                                                                                        |
| Module Approval Date                                                                                   |                                                                                                                           |
| Approved by                                                                                            |                                                                                                                           |
| Academic Start Year                                                                                    |                                                                                                                           |
| Academic Year of Date                                                                                  | September 2023                                                                                                            |
|                                                                                                        |                                                                                                                           |